Cypress Semiconductor /psoc63 /CSD0 /INTR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INTR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (SAMPLE)SAMPLE 0 (INIT)INIT 0 (ADC_RES)ADC_RES

Description

CSD Interrupt Request Register

Fields

SAMPLE

A normal sample is complete

INIT

Coarse initialization complete or Sample initialization complete (the latter is typically ignored)

ADC_RES

ADC Result ready

Links

() ()